发明名称 Semiconductor memory device having cell isolation structure
摘要 The first element separation oxide film consisting of a plurality of line-shaped portions parallel to the bit line is formed on the surface of the P-type silicon substrate. The first and second trenches are formed in that portion of the P-type silicon substrate which is located between an adjacent pair of line-shaped portions of the first element separation oxide film such that both sides of the trenches come in contact with the first element separation oxide film. A sheath plate capacitor is formed in each of the trenches. The second element separation oxide film having a thickness less than that of the first element separation oxide film is formed on that portion of the surface of the P-type silicon substrate which is located between the first and second trenches.
申请公布号 US5521407(A) 申请公布日期 1996.05.28
申请号 US19940334396 申请日期 1994.11.03
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 KOHYAMA, YUSUKE;SUDO, AKIRA
分类号 H01L21/76;H01L21/8242;H01L27/10;H01L27/108;(IPC1-7):H01L27/108;H01L29/76 主分类号 H01L21/76
代理机构 代理人
主权项
地址