发明名称 Preprocessor of division device employing high radix division system
摘要 A preprocessor of a division device employing a high radix division system includes a first zero counter, a first shifter, a second counter, a latch, and a second shifter. From among continued "0" bits at the heads of a divisor and a dividend, the number of units of continued "0" bits are counted by the first zero counter using "n" bits as a unit. The divisor and the dividend are shifted by "the unit number"x"n bits" by the first shifter using "n" bits as a unit. Concurrently, the divisor shifted by the first shifter is counted for the remaining number of head expression "0" bits by the second zero counter, and the divisor is normalized by the second shifter for obtaining the head bit "1". The dividend is shifted by the second shifter by the number of the head expression "0" bits of the divisor of the second zero counter stored by a latch, namely, by the shift number of the divisor. Thus, the difference between the shift numbers of the divisor and the dividend is always equal to an integer multiple of "n". The digit number of a quotient is also equal to an integer multiple of "n", the division can terminate at a predetermined digit, and a required remainder can be obtained simultaneously with the quotient.
申请公布号 US5339267(A) 申请公布日期 1994.08.16
申请号 US19930071341 申请日期 1993.06.02
申请人 FUJITSU LIMITED 发明人 ITO, EIKI
分类号 G06F7/537;G06F7/52;G06F7/535;(IPC1-7):G06F7/52;G06F7/38 主分类号 G06F7/537
代理机构 代理人
主权项
地址