发明名称 Vertical gate transistor with low temperature epitaxial channel
摘要 A field effect transistor (FET) with a vertical gate and a very thin channel sandwiched between source and drain layers. In a preferred embodiment of the invention, the FET is formed on a silicon on insulator (SOI) substrate with the silicon layer serving as the first layer (e.g., the source layer). A low temperature epitaxial (LTE) process is used to form a very thin (e.g., 0.1 (my)m) channel, and a chemically vapor deposited polysilicon layer forms the top layer (e.g., the drain layer). An opening is etched through the three layers to the insulator substrate and its wall is oxidized, forming a gate oxide. Polysilicon is deposited to fill the opening and form the vertical gate.
申请公布号 US5283456(A) 申请公布日期 1994.02.01
申请号 US19920900038 申请日期 1992.06.17
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HSIEH, CHANG-MING;HSU, LOUIS L. C.;OGURA, SEIKI
分类号 H01L21/265;H01L21/336;H01L27/12;H01L29/78;H01L29/786;(IPC1-7):H01L27/01;H01L29/76 主分类号 H01L21/265
代理机构 代理人
主权项
地址