发明名称 Method of forming low-resistive contact to N+/P+ preohmic regions in very large scale integrated devices
摘要 A method of forming low-resistive contact to at least two preohmic regions formed in a silicon substrate having a thick insulating layer thereon, including the steps of depositing a polysilicon on the insulating layer, performing an anisotropic etch for opening the preohmic regions, sputter-depositing a titanium deposit, the deposited titanium having electrical disconnections on the vertical side-walls of the opening regions, siliciding the titanium deposit, and depositing a metal silicide deposit for preventing electrical disconnections. Another embodiment uses a sputter-deposited titanium silicide deposit instead of titanium silicide. Still another embodiment includes the step of forming holes by an anisotropic etch, depositing polysilicon in the holes and on the insulating layer, sputter-depositing an titanium deposit, forming an titanium silicide deposit, and depositing a metal silicide deposit.
申请公布号 US5070038(A) 申请公布日期 1991.12.03
申请号 US19880289732 申请日期 1988.12.27
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 JIN, DAE-JE;KIM CHANG-HYUN;LEE CHUL-JIN
分类号 H01L27/04;H01L21/28;H01L21/285;H01L21/3205;H01L21/768;H01L21/822;H01L23/532 主分类号 H01L27/04
代理机构 代理人
主权项
地址