发明名称 Symmetric multi-processing control arrangement.
摘要 A digital data processing system including a plurality of processors, each including a central processor unit for processing programs at predetermined synchronization priority levels and a cache memory. A memory shared by all of the processors includes an synchronization level table which identifies a processor operating at each synchronization priority level. A common bus interconnects the processors and the memory. When a processor is to execute a program, it adjusts its synchronization priority level to a predetermined synchronization priority level. To do that, the processor accesses the synchronization level table over the common bus to determine whether the level is accessible and, if so, places an entry in the table to indicate that the synchronization priority level is occupied. If the synchronization priority level is not accessible, the processor continually monitors the entry in the table over the common bus to determine when it is accessible. To accomplish that, the processor monitors its cache, which contains a copy of the table entry associated with the synchronization priority level. When the synchronization priority level becomes accessible, the cache copy is invalidated so that the processor then has to use the table. Until the synchronization priority level does become accessible, however, the processor uses the cache copy of the table entry which reduces accesses of memory.
申请公布号 EP0330425(A2) 申请公布日期 1989.08.30
申请号 EP19890301666 申请日期 1989.02.21
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 GAMACHE, RODNEY;FARNHAM, STUART;HARVEY, MICHAEL;LAING, WILLIAM A.;MORSE, KATHLEEN;UHLER, MICHAEL
分类号 G06F15/16;G06F9/46;G06F12/08;G06F15/177 主分类号 G06F15/16
代理机构 代理人
主权项
地址