发明名称 CLOCK CONTROL SYSTEM FOR DATA PROCESSING SYSTEM
摘要 PURPOSE:To easily change the clock cycle and to attain an automatic timing margin test of a CPU by providing a timing generating circuit, a timing control circuit, a selection circuit, etc. to the CPU. CONSTITUTION:With input of a microprogram instruction (control signal) 4a, a timing control circuit 4 of a CPU 7 applies such a logic value that validates a clock selection signal -5%, + or -0 or +5%. The output signals 21-23 of the circuit 4 are supplied to a selection circuit 2 and one of clocks 11-13 received from a timing generating circuit 1 is supplied to a clock load circuit via a clock dividing circuit 3. At the same time, the signals 21-23 are supplied to a memory address generating circuit 5. The circuit 5 outputs a memory address in response to an input signal. Thus a clock cycle of the CPU 7 is selected and a selective access is given to a specific address of a memory in accordance with the selected cycle. Then the specific information is written to the specific address. In such a way, a timing margin test is automatically carried out with the CPU 7.
申请公布号 JPS6332623(A) 申请公布日期 1988.02.12
申请号 JP19860176375 申请日期 1986.07.25
申请人 NEC CORP 发明人 MOTOKAWA HIROSHI
分类号 G06F11/22;G06F1/04;G06F1/08 主分类号 G06F11/22
代理机构 代理人
主权项
地址