发明名称 High speed phase locked loop filter circuit
摘要 A phase locked loop circuit for high frequency digital electronic signals is provided which includes a loop filter having a substantially infinite bandwidth and wherein the sum of the frequency comparator and phase comparator output signals is actively integrated by an operational amplifier and summed with a flat, passively attenuated signal from the phase comparator. The PLL circuit includes a phase comparator having a full adder employing current mode logic so as to reduce parasitic capacitances and stray voltages, a frequency comparator having an additional, final flip-flop means out of the final combinatorial logic so as to retain the polarity of the final waveform transition, and an inhibiting circuit to disable the output of the final flip-flop of the frequency comparator when phase lock is attained by adding a complementary signal thereto.
申请公布号 US4682116(A) 申请公布日期 1987.07.21
申请号 US19850761355 申请日期 1985.08.01
申请人 GENERAL SIGNAL CORPORATION 发明人 WOLAVER, DAN H.;LITTLE, WARREN E.
分类号 H03L7/113;(IPC1-7):H03K5/00;H03B1/00 主分类号 H03L7/113
代理机构 代理人
主权项
地址