发明名称 Dynamic divider circuit
摘要 A dynamic divider circuit comprised of insulating gate field effect transistors and capable of operation using minimal current consumption in a reduced space is provided. Master and slave multiple inverters and an intermediate inverter are formed from complementary connected P-channel and N-channel insulated gate field effect transistors, the master and the slave inverter being directly coupled to the master inverter. The coupling of the master, intermediate, and slave inverters providing reduced current consumption and a more simplified circuit by utilizing the parasitic capacitance of said field effect transistors as a memory.
申请公布号 US4394586(A) 申请公布日期 1983.07.19
申请号 US19730408148 申请日期 1973.10.19
申请人 KABUSHIKI KAISHA SUWA SEIKOSHA 发明人 MOROZUMI, SHINJI
分类号 H03K23/52;H03K3/356;H03K23/42;H03K23/54;(IPC1-7):H03K23/22;H03K19/09 主分类号 H03K23/52
代理机构 代理人
主权项
地址