发明名称 Transistor-transistor logic input buffer circuit with power supply/temperature effects compensation circuit
摘要 An MOS input buffer circuit for receiving transistor transistor logic (T2L) logic level input signal includes a plurality of inverting amplifier stages. The input signal is applied to the gate electrode of a first field effect transistor in the first inverter stage and may assume a high logic level of as low as 2 volts and a low logic level of as high as 0.8 volts. In order to provide a stable switching point at the output of the first inverter stage, a feedback field effect transistor is coupled between the output of the first inverter stage and ground and has its gate electrodes coupled to a source of supply voltage (VDD). As VDD increases, the feedback field effect transistor will sink more current and thus alter the gain of the first amplifying stage to stabilize its switch point. To further enhance the tracking capabilities over temperature and process variations, the first two inverter stages are comprised entirely of field effect transistors of the enhancement type and having substantially equal channel lengths.
申请公布号 US4380707(A) 申请公布日期 1983.04.19
申请号 US19800150536 申请日期 1980.05.16
申请人 MOTOROLA, INC. 发明人 CRISP, RICHARD D.
分类号 H03K17/14;H03K19/003;H03K19/0185;(IPC1-7):G05F1/56;H03K17/68;H03K19/00;H03K19/09 主分类号 H03K17/14
代理机构 代理人
主权项
地址
您可能感兴趣的专利