发明名称 INTEGRATED CIRCUIT TEST STRUCTURE
摘要 <p>INTEGRATED CIRCUIT ?ST STRUCTURE A complex test structure for integrated, semiconductor circuits in which the impurity regions of the test device are elongated, preferably in serpentine fashion. The elongated impurity regions emulate corresponding regions in regular integrated circuit devices. Additional regions are provided, each in elongated form, which, when impressed with appropriate voltage or currents, provide indications of defect evels and product yield in the regular devices. Advantageously, the serpentine test structure is fabricated on the same wafer and with the same process steps as the regular integrated circuit chips. In one embodiment, a plurality of such monitors are provided adjacent each other in the same test site. Regions in one monitor are selectively connected to regions in another monitor and to external contact pads by contact stations disposed between each monitor.</p>
申请公布号 CA1049155(A) 申请公布日期 1979.02.20
申请号 CA19770278400 申请日期 1977.05.13
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 LEE, JAMES H.;SATYA, AKELLA V.S.;LESSMANN, BERND K.S.
分类号 H01L21/822;G01R31/28;H01L21/331;H01L21/66;H01L23/544;H01L27/04;H01L29/73;(IPC1-7):01L21/66;01L21/68 主分类号 H01L21/822
代理机构 代理人
主权项
地址