发明名称 FEHLERPRUEFEINRICHTUNG
摘要 A parity checking scheme for detecting memory array word line failures whereby all of the data and parity bits of a plurality of bytes sharing the same word line erroneously assume the value "1" or the value "0". When storing data in the array, the data and parity bits comprising each byte are stored directly except for the parity bit of a selected one of the bytes, which parity bit is inverted by a gated inverter circuit before storing. The same gated inverter circuit also inverts the parity bit of the selected byte upon reading the stored data. All of the remaining bits of all of the remaining bytes are read directly. The read bits of each byte are applied to a respective parity checking circuit of the same even or odd parity type as is used in storing the data. The outputs of all of the parity checking circuits are applied to error control logic.
申请公布号 DE2752377(A1) 申请公布日期 1978.06.29
申请号 DE19772752377 申请日期 1977.11.24
申请人 INTERNATIONAL BUSINESS MACHINES CORP. 发明人 JOHN AICHELMANN JUN.,FREDERICK;MARIO DIPILATO,NINO;PETER FEHN,THOMAS;JOHN RUDY,GEORGE
分类号 G06F12/16;G06F11/10;G11B20/18;H03M13/00;(IPC1-7):G11C29/00 主分类号 G06F12/16
代理机构 代理人
主权项
地址