发明名称 Output driver control for ROM and RAM devices
摘要 The invention is a control circuit for controlling an interrupt driver coupled to the data outputs of a memory having address transition detection circuitry. The memory is operable in a standby and an active memory mode in sequential memory cycles. The control circuit comprises an output enable latch circuit which provides internal memory signal of whether the memory was operating in the standby or active mode during a previous memory cycle and a data latch circuit which provides an internal memory signal of whether a new read cycle is beginning within the memory. The data latch circuit is reset when address detection has occurred within the memory. A logic circuit combines an output of the data latch circuit, which is indicative of a memory read cycle, with an output of the output enable latch circuit, which is indicative of whether the prior memory cycle was standby or active. The logic circuit generates an output enable signal, OE, which is coupled to the output drivers of the memory to control float of the output drivers. As a result, a smooth transition from old data to new data is obtained, and system data bus contention in transitions from standby to active modes is eliminated.
申请公布号 US5608687(A) 申请公布日期 1997.03.04
申请号 US19950563212 申请日期 1995.11.27
申请人 CREATIVE INTEGRATED SYSTEMS, INC.;ROCOH COMPANY LTD. 发明人 KOMAREK, JAMES A.;PADGETT, CLARENCE W.;TANNER, SCOTT B.;KOJIMA, SHIN-ICHI;MINNEY, JACK L.;OISHI, MOTOHIRO;FUKUMURA, KEIJI;NAKANISHI, H.
分类号 G11C16/06;G11C7/10;G11C7/12;G11C7/22;G11C8/06;G11C8/18;G11C11/407;G11C11/409;H03K17/04;H03K17/16;H03K19/0175;(IPC1-7):G11C13/00 主分类号 G11C16/06
代理机构 代理人
主权项
地址