发明名称 Apparatus for deferring error detection of multibyte parity encoded data received from a plurality of input/output data sources
摘要 Apparatus is included in a main memory subsystem of a data processing system which receives multibyte data from a plurality of input/output devices connected to a common bus. During a write cycle of operation, a device applies the multibyte data signals together with associated parity bits for writing into an addressed storage location of memory. During the write cycle, error encoder circuits generate check code bits from the multibyte data and parity bits which are coded to signal selectively the presence of a multibyte uncorrectable error condition in accordance with the parity bits from a device. During a read cycle of operation, error detection and correction decoder circuits connected to the memory in response to the data and check bits read out from an addressed location are operative to generate a number of syndrome bits. These bits have a predetermined characteristic for indicating the existence of an uncorrectable error condition when one or more data bytes were in error and there was a single bit error in memory.
申请公布号 US4388684(A) 申请公布日期 1983.06.14
申请号 US19810248107 申请日期 1981.03.27
申请人 HONEYWELL INFORMATION SYSTEMS INC. 发明人 NIBBY, JR., CHESTER M.;JOHNSON, ROBERT B.
分类号 G06F11/10;(IPC1-7):G06F11/10 主分类号 G06F11/10
代理机构 代理人
主权项
地址