发明名称 Low-noise, fast-lock phase-lock loop with gearshifting control
摘要 A phase-lock loop (PLL) circuit provides fast locking and low spurious modulation jitter through "gearshifting" control. The gearshifting PLL combines the advantages of low jitter from integer-N PLL and fast locking from fractional-N PLL. The PLL circuit includes a phase/frequency detector, a charge pump, a loop filter, and a voltage controlled oscillator (VCO). Control of the PLL circuit includes configuring the PLL circuit in two configurations, one for each phase of operation. The bandwidth of the loop filter is increased during the first phase of operation and the circuit is locked to a frequency that is close to the desired output frequency. During the second phase, the bandwidth of the loop filter is decreased and the circuit is locked to the desired frequency. The first configuration provides a relatively fast lock time compared to the lock time provided by the second configuration. The second configuration provides more stability than the first configuration.
申请公布号 US6504437(B1) 申请公布日期 2003.01.07
申请号 US20010891595 申请日期 2001.06.26
申请人 AGERE SYSTEMS INC. 发明人 NELSON DALE H.;SUN LIZHONG
分类号 H03L7/089;H03L7/107;H03L7/197;(IPC1-7):H03L7/00 主分类号 H03L7/089
代理机构 代理人
主权项
地址