发明名称 Phase locked loop input receiver design with delay matching feature
摘要 A phase locked loop that includes a receiver circuit for matching delays of a system clock and a feedback clock at an input of the phase locked loop is provided. The receiver circuit employs system clock path circuitry to input the system clock and feedback clock path circuitry to input the feedback clock, where current flow and load resistances associated with the system clock path circuitry and current flow and load resistances associated with the feedback clock path circuitry control the generation of substantially delay matched system and feedback clocks.
申请公布号 US6778027(B2) 申请公布日期 2004.08.17
申请号 US20020121806 申请日期 2002.04.12
申请人 SUN MICROSYSTEMS, INC. 发明人 GAUTHIER CLAUDE;TRIVEDI PRADEEP;AMICK BRIAN
分类号 G06F1/10;H03L7/08;H03L7/081;H03L7/18;(IPC1-7):H03L7/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址