发明名称 Self-aligned punch through stopper liner for bulk FinFET
摘要 A technique relates to forming a self-aligning field effect transistor. A starting punch through stopper comprising a substrate having a plurality of fins patterned thereon, an n-type field effect transistor (NFET) region, a p-type field effect transistor (PFET) region, and a center region having a boundary defect at the interface of the NFET region and the PFET region is first provided. The field effect transistor is then masked to mask the NFET region and the PFET region such that the center region is exposed. A center boundary region is then formed by etching the center region to remove the boundary defect.
申请公布号 US9559014(B1) 申请公布日期 2017.01.31
申请号 US201514950583 申请日期 2015.11.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 Basker Veeraraghavan;Cheng Kangguo;Standaert Theodorus;Wang Junli
分类号 H01L21/8238;H01L21/3065;H01L21/3105;H01L27/092;H01L29/10 主分类号 H01L21/8238
代理机构 Cantor Colburn LLP 代理人 Cantor Colburn LLP ;Alexanian Vazken
主权项 1. A method of making a self-aligned field effect transistor structure, the method comprising: providing a starting punch through stopper comprising a substrate having a plurality of fins patterned thereon, an n-type field effect transistor (NFET) region having a boron doped layer deposited over at least one of the plurality of fins, a p-type field effect transistor (PFET) region having a phosphorous or arsenic doped layer deposited over at least one of the plurality of fins, and a center region having a boundary defect at the interface of the NFET region having the boron doped layer deposited thereon and the PFET region having the phosphorous or arsenic doped layer deposited thereon; masking the NFET region having the boron doped layer deposited thereon and the PFET region having a phosphorous doped layer deposited thereon such that the center region is exposed; etching the center boundary region to remove the boundary defect, wherein etching the center boundary region comprises using a timed etch to remove at least one fin present in the center region such that the timed etch stops at an upper most surface of the substrate; removing the mask covering the NFET region having the boron doped layer deposited thereon and the PFET region having a phosphorous doped layer; filling the etched center boundary region with an insulator material; planarizing the punch through stopper having the center boundary region filled with the insulator material; revealing a portion of the plurality of fins patterned in the substrate such that at least a portion of the boron doped layer adjacent to the fins forming the NFET region and at least a portion of the phosphorous or arsenic doped layer adjacent to the fins forming the PFET region is revealed; and doping a portion of the fins and substrate that is adjacent to the boron doped layer with boron type dopants and doping a portion of the fins and substrate that are adjacent to the phosphorous or arsenic doped layer with phosphorous or arsenic type dopants.
地址 Armonk NY US