发明名称 SEMICONDUCTOR DEVICE HAVING SELF-ALIGNED GATE CONTACTS
摘要 A semiconductor device and a method for manufacturing the device. The method includes: depositing a first dielectric layer on a semiconductor device; forming a plurality of first trenches through the first dielectric layer; depositing an insulating fill in the plurality of first trenches; planarizing the plurality of first trenches; forming a first gate contact between the plurality of first trenches; depositing a first contact fill in the first gate contact; planarizing the first gate contact; depositing a second dielectric layer on the device; forming a plurality of second trenches through the first and second dielectric layers; depositing a conductive fill in the plurality of second trenches; planarizing the plurality of second trenches; forming a second gate contact where the second gate contact is in contact with the first gate contact; depositing a second contact fill in the second gate contact; and planarizing the second gate contact.
申请公布号 US2015287603(A1) 申请公布日期 2015.10.08
申请号 US201414585381 申请日期 2014.12.30
申请人 International Business Machines Corporation 发明人 Chang Josephine B.;Chang Paul;Guillorn Michael A.
分类号 H01L21/28;H01L29/417;H01L29/78;H01L29/423;H01L21/283;H01L29/66 主分类号 H01L21/28
代理机构 代理人
主权项 1. A method of manufacturing a semiconductor device, the method comprising: depositing a first dielectric layer on a semiconductor device having a plurality of gate structures formed on a plurality of active regions and a plurality of diffusion regions formed alongside the plurality active regions, wherein the plurality of gate structures have a top, a bottom, and two sides, and are encapsulated by an insulating layer on the top and two sides; forming a plurality of first trenches through the first dielectric layer, wherein the plurality of first trenches are formed at a plurality of first locations thereby exposing a first portion of the plurality of diffusion regions; forming silicide on the first portion of the plurality of diffusion regions; depositing an insulating material in the plurality of first trenches; planarizing the plurality of first trenches; forming at least one first gate contact through the first dielectric layer and the insulating layer on the top of at least one of the plurality of gate structures, wherein the at least one first gate contact is formed between the plurality of first trenches; depositing a first contact fill in the at least one first gate contact; planarizing the at least one first gate contact; depositing a second dielectric layer on the first dielectric layer, the plurality of filled first trenches, and the at least one filled gate contact; forming a plurality of second trenches through the first and second dielectric layers, wherein the plurality of second trenches are formed at a plurality of second locations thereby exposing a second portion of the plurality of diffusion regions; forming silicide on the second portion of the plurality of diffusion regions exposed by the plurality of second trenches; depositing a conductive material in the plurality of second trenches; planarizing the plurality of second trenches; forming at least one second gate contact through the second dielectric layer, wherein the at least one second gate contact is in contact with the at least one first gate contact; depositing a second contact fill in the at least one second gate contact; and planarizing the at least one second gate contact.
地址 Armonk NY US