主权项 |
1. A method of manufacturing a semiconductor device, the method comprising:
depositing a first dielectric layer on a semiconductor device having a plurality of gate structures formed on a plurality of active regions and a plurality of diffusion regions formed alongside the plurality active regions, wherein the plurality of gate structures have a top, a bottom, and two sides, and are encapsulated by an insulating layer on the top and two sides; forming a plurality of first trenches through the first dielectric layer, wherein the plurality of first trenches are formed at a plurality of first locations thereby exposing a first portion of the plurality of diffusion regions; forming silicide on the first portion of the plurality of diffusion regions; depositing an insulating material in the plurality of first trenches; planarizing the plurality of first trenches; forming at least one first gate contact through the first dielectric layer and the insulating layer on the top of at least one of the plurality of gate structures, wherein the at least one first gate contact is formed between the plurality of first trenches; depositing a first contact fill in the at least one first gate contact; planarizing the at least one first gate contact; depositing a second dielectric layer on the first dielectric layer, the plurality of filled first trenches, and the at least one filled gate contact; forming a plurality of second trenches through the first and second dielectric layers, wherein the plurality of second trenches are formed at a plurality of second locations thereby exposing a second portion of the plurality of diffusion regions; forming silicide on the second portion of the plurality of diffusion regions exposed by the plurality of second trenches; depositing a conductive material in the plurality of second trenches; planarizing the plurality of second trenches; forming at least one second gate contact through the second dielectric layer, wherein the at least one second gate contact is in contact with the at least one first gate contact; depositing a second contact fill in the at least one second gate contact; and planarizing the at least one second gate contact. |