发明名称 HARDWARE QUADRATIC PROGRAMMING SOLVER AND METHOD OF USE
摘要 A quadratic programming solver architecture comprising: a first hardware block arranged to perform parallel dot-product operations and thereby carry out matrix-vector multiplication, the first hardware block comprising a plurality of parallel multipliers and an adder tree arranged to combine the outputs from the parallel multipliers; a second hardware block comprising arithmetic processing means arranged to receive input data comprising constants and variables and to perform scalar operations thereon, the output from the arithmetic processing means being arranged to supply the parallel multipliers of the first hardware block, the variables being output from the first hardware block and fed back to the second hardware block; and control means configured to selectively schedule the sequence of scalar operations performed by the arithmetic processing means.
申请公布号 WO2012076838(A3) 申请公布日期 2012.09.27
申请号 WO2011GB01679 申请日期 2011.12.02
申请人 IMPERIAL INNOVATIONS LIMITED;CONSTANTINIDES, GEORGE ANTHONY;KERRIGAN, ERIC COLIN;JEREZ FULLANA, JUAN LUIS 发明人 CONSTANTINIDES, GEORGE ANTHONY;KERRIGAN, ERIC COLIN;JEREZ FULLANA, JUAN LUIS
分类号 G06F7/544 主分类号 G06F7/544
代理机构 代理人
主权项
地址