发明名称 High resolution time measurement in a FPGA
摘要 Various techniques are described for high resolution time measurement using a programmable device, such as a field programmable gate array (FPGA). The timing may be triggered by any event, depending on the applications of use. Once triggering has occurred, a START pulse begins propagating through the FPGA. The pulse is able to propagate through the FPGA in a staggered manner traversing multiple FPGA columns to maximize the amount of time delay that may be achieved while minimizing the overall array size, and thus minimizing the resource utilization, of the FPGA. The FPGA timing delay is calibrated by measuring for the linear and non-linear differences in delay time of each unit circuit forming the staggered delay line path for the timing circuit. The FPGA is able to achieve nanosecond and sub-nanosecond time resolutions.
申请公布号 US8219346(B2) 申请公布日期 2012.07.10
申请号 US201113162222 申请日期 2011.06.16
申请人 ZURBUCHEN THOMAS;ROGACKI STEVEN;THE REGENTS OF THE UNIVERSITY OF MICHIGAN 发明人 ZURBUCHEN THOMAS;ROGACKI STEVEN
分类号 H03K19/00;G06F11/26 主分类号 H03K19/00
代理机构 代理人
主权项
地址