发明名称 Chip package structure and method for fabricating the same
摘要 The disclosure provides a chip package structure and method for fabricating the same. The chip package structure includes at least one chip having at least one through via. At least one stress buffering structure is disposed in the through via. The stress buffering structure includes a first gasket and a second gasket. A supporting pillar has two terminals respectively connected to the first gasket and the second gasket. The cross-sectional area of the supporting pillar is smaller than areas of the first gasket and the second gasket. A buffering layer is sandwiched between the first gasket and the second gasket, surrounding a sidewall of the supporting pillar. An insulating layer is disposed on the through via, surrounding a sidewall of the stress buffering structure.
申请公布号 US8102058(B2) 申请公布日期 2012.01.24
申请号 US20100748334 申请日期 2010.03.26
申请人 HSIEH MING-CHE;TAIN RA-MIN;LI WEI;INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE 发明人 HSIEH MING-CHE;TAIN RA-MIN;LI WEI
分类号 H01L23/52;H01L23/40;H01L23/48 主分类号 H01L23/52
代理机构 代理人
主权项
地址