发明名称 Bump with multiple vias for semiconductor package and fabrication method thereof, and semiconductor package utilizing the same
摘要 A bump for a semiconductor package forms a polymer layer having multiple vias on an electrode pad above a semiconductor chip to increase an electrical contact area between the electrode pad and a metal bump. Further, the bump forms a polymer layer having multiple vias on a redistribution electrode pad to increase a surface area of an electrode interconnection. The multiple vias increase electrical and mechanical contact areas, thereby preventing current crowding and improving joint reliability. The bump for a semiconductor package may further comprise a stress relaxation layer at the lower portion of the bump.
申请公布号 US7977789(B2) 申请公布日期 2011.07.12
申请号 US20060095668 申请日期 2006.08.28
申请人 NEPES CORPORATION 发明人 PARK YUN MOOK
分类号 H01L23/488 主分类号 H01L23/488
代理机构 代理人
主权项
地址
您可能感兴趣的专利