发明名称 Timing violation debugging inside place and route tool
摘要 A storage medium for use in a computer to develop a circuit design. The storage medium recording a software tool that may be readable and executable by the computer. The software tool generally includes the steps of (A) receiving a first user input that identifies a specific cell of a plurality of existing cells in the circuit design, the specific cell having a timing characteristic, (B) generating a replacement display corresponding to the specific cell, the replacement display comprising a plurality of alternate cells suitable to replace the specific cell, each of the alternate cells having a different value associated with the timing characteristic of the specific cell, (C) receiving a second user input that identifies a replacement cell of the alternate cells and (D) automatically generating a first engineering change order to replace the specific cell with the replacement cell.
申请公布号 US7747975(B2) 申请公布日期 2010.06.29
申请号 US20070946243 申请日期 2007.11.28
申请人 LSI CORPORATION 发明人 DINTER MATTHIAS;DIRKS JUERGEN;PREUTHEN HERBERT JOHANNES
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址