发明名称 Phase adjusting circuit for minimized irregularities at phase steps
摘要 An integrated phase adjusting circuit (12) for the generation of a clock output signal (CLKout) with a phase intermediate the phases of first and second input signals of equal frequency with a fixed phase shift between said first and second signals is proposed. The circuit has an interpolator unit (30) which determines the phase of the clock signal relative to either one of the first input signal and the second input signal, and is controlled externally by a control signal (PHfine) to execute a phase step if the phase of the clock signal is to be shifted. The circuit (12) comprises a synchronization unit (40) which synchronizes the phase step with the clock output signal generated by the circuit.
申请公布号 US7477714(B2) 申请公布日期 2009.01.13
申请号 US20050058464 申请日期 2005.02.14
申请人 TEXAS INSTRUMENTS DEUTSCHLAND GMBH 发明人 DIETL MARKUS;TAMBOURIS SOTIRIOS
分类号 H03L7/06;H03K5/14;H03L7/081;H03L7/099;H04L7/00 主分类号 H03L7/06
代理机构 代理人
主权项
地址