发明名称 Multiport RAM with programmable data port configuration
摘要 A RAM with programmable data port configuration provides for programmable configuration of RAM data ports, and in the case of a multiport RAM, for independent programmable configuration of each data port. A single programmable RAM cell can be utilized in a variety of data port configurations, thereby reducing the number of combinations necessary in a standard cell library or gate array in implement the every possible configuration. In one embodiment of the invention, a dual port RAM is provided with a decoder, an input multiplexer and an output multiplexer for each data port. The input multiplexer for each data port provides several different selectable mappings of a RAM input word of varying sizes to the input bit lines of the respective data port. Similarly, the output multiplexer for each data port provides several different selectable mappings of the RAM output bit lines to the RAM output word. The decoder receives configuration programming bits to determine the appropriate size of the RAM input and output word for the respective port, and based on column addressing bits, outputs a select signal to select the appropriate mapping from the input and output multiplexers. Decoding circuitry is used during RAM write operations to disable those input bits not addressed.
申请公布号 USRE40423(E1) 申请公布日期 2008.07.08
申请号 US20010858635 申请日期 2001.05.15
申请人 XILINX, INC. 发明人 NANCE SCOTT S.;SHEPPARD DOUGLAS P.;SAWYER NICHOLAS J.
分类号 G11C16/04;G11C7/10 主分类号 G11C16/04
代理机构 代理人
主权项
地址