发明名称 Method for reducing substrate noise from penetrating noise sensitive circuits
摘要 A CMOS device includes a p-type substrate and an isolated PWell region. An isolation region has an NWell region abutting a perimeter of the PWell region. The isolation region includes a DNWell region positioned below the PWell region and an NWell region. The NWell region forms a sidewall of a tub and the DNWell region forms a bottom of the tub. The tub is an n-type region that physically and electrically isolates an enclosed PWell region from the p-type substrate. A NTN region is formed in the p-type substrate and at least partially abuts an outer perimeter of the NWell region. The NTN region is defined as a non-PWell and a non-NWell region. The NTN region enhances electrical isolation of the circuits inside the PWell region from circuits outside of the PWell region. In one embodiment, the high-frequency performance of an NMOSFET inside the isolated PWell is improved because of the reduced sidewall capacitance with the NTN region.
申请公布号 US2007041144(A1) 申请公布日期 2007.02.22
申请号 US20060440231 申请日期 2006.05.23
申请人 SZETO CLEMENT;WOO CHONG 发明人 SZETO CLEMENT;WOO CHONG
分类号 H01G4/255 主分类号 H01G4/255
代理机构 代理人
主权项
地址