发明名称 Simplified LDPC encoding for digital communications
摘要 Encoder circuitry for applying a low-density parity check (LDPC) code to information words is disclosed. The encoder circuitry takes advantage of a macro matrix arrangement of the LDPC parity check matrix in which the parity portion of the parity check matrix is arranged as a macro matrix in which all block columns but one define a recursion path. The parity check matrix is factored so that the last block column of the parity portion includes an invertible cyclic matrix as its entry in a selected block row, with all other parity portion columns in that selected block row being zero-valued, thus permitting solution of the parity bits for that block column from the information portion of the parity check matrix and the information word to be encoded. Solution of the other parity bits can then be readily performed, from the original (non-factored) parity portion of the parity check matrix, following the recursion path.
申请公布号 US2006036926(A1) 申请公布日期 2006.02.16
申请号 US20050201391 申请日期 2005.08.10
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 HOCEVAR DALE E.
分类号 H03M13/00 主分类号 H03M13/00
代理机构 代理人
主权项
地址