发明名称 Method to make minimal spacing between floating gates in split gate flash
摘要 A new method to form MOS gates in an integrated circuit device is achieved. The method is particularly useful for forming floating gates in split gate flash transistors. The method comprises providing a substrate. A dielectric layer is formed overlying the substrate. A conductor layer is formed overlying the dielectric layer. A first masking layer is deposited overlying the conductor layer. The first masking layer is patterned to selectively expose the conductor layer. A second masking layer is deposited overlying the first masking layer and the conductor layer. The second masking layer is etched back to form spacers on sidewalls of the first masking layer. The conductor layer is etched through where exposed by the first masking layer and the spacers to thereby form MOS gates in the manufacture of the integrated circuit device.
申请公布号 US6881629(B2) 申请公布日期 2005.04.19
申请号 US20030655662 申请日期 2003.09.05
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 HSIEH CHIA-TA;LIN YI-JIUN;SHIU FENG-JIA;SUNG HUNG-CHENG;LO CHI-HSIN
分类号 H01L21/336;H01L21/8247;H01L27/115;H01L29/788;(IPC1-7):H01I21/824 主分类号 H01L21/336
代理机构 代理人
主权项
地址