发明名称 Fehlertolerantes Multiprozessorsystem
摘要 A multiprocessor system includes a number of sub-processor systems, each substantially identically constructed, and each comprising a central processing unit (CPU), and at least one I/O device, interconnected by routing apparatus that also interconnects the sub-processor systems. A CPU of any one of the sub-processor systems may communicate, through the routing elements, with any I/O device of the system, or with any CPU of the system. Communications between I/O devices and CPUs is by packetized messages. Interrupts from I/O devices are communicated from the I/O devices to the CPUs (or from one CPU to another CPU) as message packets. CPUs and I/O devices may write to, or read from, memory of a CPU of the system. Memory protection is provided by an access validation method maintained by each CPU in which CPUs and/or I/O devices are provided with a validation to read/write memory of that CPU, without which memory access is denied. <IMAGE> <IMAGE>
申请公布号 DE69626239(T2) 申请公布日期 2004.01.08
申请号 DE1996626239T 申请日期 1996.06.06
申请人 COMPAQ COMPUTER CORP., HOUSTON 发明人 HORST, ROBERT W.;GARCIA, DAVID J.
分类号 G06F11/18;G01R31/317;G01R31/3185;G06F1/12;G06F9/52;G06F11/00;G06F11/10;G06F11/16;G06F11/20;G06F11/273;G06F12/08;G06F12/14;G06F12/16;G06F13/00;H04L12/56;H04L29/14;(IPC1-7):G06F15/16 主分类号 G06F11/18
代理机构 代理人
主权项
地址