发明名称 Dummy cell structure for 1T1C FeRAM cell array
摘要 A ferroelectric memory structure is described for the 1T1C arrangement in a ferroelectric capacitor cell array for FeRAM memory device applications. The device structure provides an accurate reference voltage and a simple sensing scheme for the sense amplifier used for reading the state of a target memory cell of the FeRAM array. A reference circuit generates a reference voltage which is a function of a charge shared between a plurality of FeRAM dummy cells. Each dummy cell of the plurality of FeRAM dummy cells is selectively coupleable to a plurality of bitlines. A shorting transistor in the reference circuit couples two bitlines or two bitline-bars neighboring the selected target memory cell. One dummy cell is coupled to a select one of the two shorted bitlines or bitline-bars, and another dummy cell is coupled to a another of the two shorted bitlines or bitline-bars, wherein at least one dummy cell is biased to a "0" state, and at least one other dummy cell is biased to a "1" state. As charge sharing takes place between the bias states of the dummy cells and the shorted bitlines, an averaged reference voltage is produced which is substantially centered between the "0" or "1" states. A sense amplifier receives a sense signal from the target memory cell on an associated bitline, and the averaged reference voltage is received on another bitline input of the sense amplifier. Thus, a new ferroelectric memory structure provides a centered reference voltage and a simple sensing scheme for the accurate sensing of the logic state of an FeRAM 1T1C cell for a read operation.
申请公布号 US2003202391(A1) 申请公布日期 2003.10.30
申请号 US20030397409 申请日期 2003.03.26
申请人 NISHIMURA AKITOSHI;FUKUDA YUKIO;AOKI KATSUHIRO 发明人 NISHIMURA AKITOSHI;FUKUDA YUKIO;AOKI KATSUHIRO
分类号 G11C7/14;G11C11/22;(IPC1-7):G11C7/00 主分类号 G11C7/14
代理机构 代理人
主权项
地址