发明名称 Digital phase locked loop
摘要 A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
申请公布号 US2002191727(A1) 申请公布日期 2002.12.19
申请号 US20020131523 申请日期 2002.04.24
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 STASZEWSKI ROBERT B.;LEIPOLD DIRK
分类号 H03C3/09;H03K19/00;H03L7/085;H03L7/087;H03L7/091;H03L7/093;H03L7/099;H03L7/16;(IPC1-7):H03D3/24 主分类号 H03C3/09
代理机构 代理人
主权项
地址