发明名称 Method and apparatus for providing large register address space while maximizing cycletime performance for a multi-threaded register file set
摘要 A parallel hardware-based multithreaded processor is described. The processor includes a general purpose processor that coordinates system functions and a plurality of microengines that support multiple hardware threads or contexts. The processor also includes a memory control system that has a first memory controller that sorts memory references based on whether the memory references are directed to an even bank or an odd bank of memory and a second memory controller that optimizes memory references based upon whether the memory references are read references or write references. Instructions for switching and branching based on executing contexts are also disclosed.
申请公布号 US2002056037(A1) 申请公布日期 2002.05.09
申请号 US20010760509 申请日期 2001.01.12
申请人 WOLRICH GILBERT;ADILETTA MATTHEW J.;WHEELER WILLIAM 发明人 WOLRICH GILBERT;ADILETTA MATTHEW J.;WHEELER WILLIAM
分类号 G06F9/38;(IPC1-7):G06F9/00 主分类号 G06F9/38
代理机构 代理人
主权项
地址