发明名称 Synchronization of a low power oscillator with a reference oscillator in a wireless communication device utilizing slotted paging
摘要 A method and circuit for controlling a mobile station operating in a slotted paging environment. The circuit comprises a low power clock for generating a low frequency clock signal; a clock signal generator for generating a high frequency clock signal; a synchronization logic circuit for synchronizing the low frequency clock signal to the high frequency clock signal; a frequency error estimator for measuring an estimated low frequency clock error; and a sleep controller for removing power from the clock signal generator for the corrected sleep duration value, thereby conserving power between assigned paging slots. During the awake time, the low frequency clock signal is resynchronized to the high frequency clock, thereby correcting for any frequency error in the less accurate low power clock during sleep mode.
申请公布号 US6333939(B1) 申请公布日期 2001.12.25
申请号 US19980134808 申请日期 1998.08.14
申请人 QUALCOMM INCORPORATED 发明人 BUTLER BRIAN K.;YU NICHOLAS K.;EASTON KENNETH D.
分类号 G06F1/08;G06F1/32;H03L7/00;H04B1/16;H04B7/26;H04L7/02;H04L7/033;H04W52/02;(IPC1-7):H04J3/06 主分类号 G06F1/08
代理机构 代理人
主权项
地址