发明名称 Reduction of voltage stress across a gate oxide and across a junction within a high voltage transistor of an erasable memory device
摘要 The present invention reduces the voltage across the gate oxide and across a junction of a high voltage MOSFET (Metal Oxide Semiconductor Field Effect Transistor) within an unselected block of an electrically erasable memory during an erase operation of a selected block of the electrically erasable memory. The drain node is coupled to each respective control gate node of a plurality of core cells disposed within a well. The present invention includes a voltage generator coupled to a gate node of the high voltage transistor and to the well having the core cells disposed therein. The present invention also includes a microcontroller that controls the voltage generator to ramp up a magnitude of a well voltage applied at the well from a start ramping time when the well voltage is at a start voltage to an end ramping time when the well voltage is at an end voltage. The mictocontroller also controls the voltage generator to couple the drain node of the high voltage MOSFET to a ground node having a ground voltage for a predetermined time period after the start ramping time. The well voltage reaches an intermediate voltage at the predetermined time period after the start ramping time. The microcontroller further controls the voltage generator to uncouple the drain node of the high voltage MOSFET from the ground node at the predetermined time period after the start ramping time. In this manner, the drain node of the high voltage MOSFET has a controlled voltage, with a magnitude that is substantially equal to a magnitude of the end voltage minus a magnitude of the intermediate voltage, at the end ramping time when the well voltage is at the end voltage.
申请公布号 US6275424(B1) 申请公布日期 2001.08.14
申请号 US20010774509 申请日期 2001.01.31
申请人 ADVANCED MICRO DEVICES, INC. 发明人 LE BINH QUANG;CHEN PAULING
分类号 G11C16/16;H01L27/115;(IPC1-7):G11C7/00 主分类号 G11C16/16
代理机构 代理人
主权项
地址