发明名称 Gap filling process in integrated circuits using low dielectric constant materials
摘要 It is the general object of the present invention to provide an improved method of fabricating semiconductor integrated circuit devices, specifically by describing an improved process of fabricating multilevel metal structures using low dielectric constant materials. The present invention relates to an improved processing method for stable and planar intermetal dielectrics, with low dielectric constants. The first embodiment uses a stabilizing adhesion layer between the bottom, low dielectric constant layer and the top dielectric layer. The advantages are: (i) improved adhesion and stability of the low dielectric layer and the top dielectric oxide (ii) over all layer thickness of the dielectric layers can be reduced, hence lowering the parasitic capacitance of these layers. In the second embodiment, the method uses a multi-layered "hard mask" on metal interconnect lines with a silicon oxynitride DARC, dielectric anti-reflective coating on top of metal. A double coating scheme of low dielectric constant insulators are used in this application. The third embodiment uses a hard mask stack over the interconnect metal lines, with a silicon oxynitride DARC coating on top of metal, and an adhesion layer between the low dielectric material and the top dielectric layer.
申请公布号 US2001012687(A1) 申请公布日期 2001.08.09
申请号 US20010817473 申请日期 2001.03.26
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 XU YI;ZHENG JIA ZHEN;HUI JANE C.M.;LIN CHARLES;LIN YIH SHUNG
分类号 H01L21/033;H01L21/3105;H01L21/311;H01L21/312;H01L21/318;H01L21/3213;H01L21/768;(IPC1-7):H01L21/476 主分类号 H01L21/033
代理机构 代理人
主权项
地址