发明名称 Double differential comparator and programmable analog block architecture using same
摘要 A double differential comparator can be efficiently implemented utilizing a first comparator stage having a folded cascode with floating gate input terminals and clamped single-ended output, and a capacitively coupled input stage for transferring a weighted sum of input signals to the floating gates of the first comparator stage. Additionally, the double differential comparator can be integrated into fully differential programmable analog integrated circuits. Such fully differential programmable analog integrated circuits can also include a differential output digital-to-analog converter to be used with or without the double differential comparator.
申请公布号 AU7711400(A) 申请公布日期 2001.04.24
申请号 AU20000077114 申请日期 2000.09.22
申请人 LATTICE SEMICONDUCTOR CORPORATION 发明人 JAMES L GORECKI;WILLIAM G. GAZELEY;YAOHUA YANG
分类号 G06G7/06;H03H11/04;H03K5/24 主分类号 G06G7/06
代理机构 代理人
主权项
地址