发明名称 Dual layer poly deposition to prevent auto-doping in mixed-mode product fabrication
摘要 A new method of fabricating a capacitor and PMOS devices in a mixed-mode product production in which a composite polysilicon top plate electrode is provided which prevents out-diffusion of dopant from the capacitor plate so that there is no auto-doping of the PMOS channel region is described. A layer of gate silicon oxide is provided over the surface of a semiconductor substrate. A first polysilicon layer is deposited overlying the gate silicon oxide layer. The first polysilicon layer and gate oxide layer are etched away where they are not covered by a mask to provide a PMOS gate electrode in a first region of the wafer and a bottom plate electrode for the capacitor in a second region of the wafer. A capacitor dielectric layer is deposited over the surface of the wafer. A composite polysilicon layer is deposited overlying the capacitor dielectric layer wherein the composite polysilcon layer comprises a lower doped polysilcon layer and an upper undoped polysilicon layer. The composite polysilicon layer and capacitor dielectric layer are etched away where they are not covered by a mask to leave the capacitor dielectric layer and the composite polysilicon layer overlying the bottom plate electrode wherein the composite polysilicon layer forms the top plate electrode of the capacitor. The upper undoped polysilicon layer prevents out-diffusion from the lower doped polysilicon layer during thermal cycles thus preventing auto-doping.
申请公布号 US6033950(A) 申请公布日期 2000.03.07
申请号 US19980058127 申请日期 1998.04.10
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. 发明人 CHEN, CHIEN-FENG;CHIOU, SHYH-PERNG
分类号 H01L21/02;H01L27/06;(IPC1-7):H01L21/824;H01L21/20;H01L21/476;H01L21/44 主分类号 H01L21/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利