发明名称
摘要 In the high speed bus system of the present invention, the bus configuration is one in which all master devices are clustered at one end of an unterminated end of the bus. The slaves are located along the remaining length of the bus and the opposite end of the transmission line of the bus is terminated. By eliminating the termination resistor at the end of the bus where the master devices are located the required drive current needed to produce a given output swing is reduced. The bus drivers and receivers are CMOS integrated circuits. The bus of the present invention is operable utilizing small swing signals which enable sufficient implementation of current mode drivers for low impedance bus signals. In particular, the bus input receiver of the present invention comprises a two stage buffered sampler/amplifier which receives a small swing signal from the bus and samples and amplifies the low swing signal to a full swing signal within a single clock cycle using CMOS circuits.
申请公布号 JPH07506922(A) 申请公布日期 1995.07.27
申请号 JP19930515808 申请日期 1993.03.03
申请人 发明人
分类号 G06F3/00;G06F13/40;H03K3/356;H04L25/02;(IPC1-7):G06F3/00 主分类号 G06F3/00
代理机构 代理人
主权项
地址