发明名称 Error detection and correction scheme for main storage unit
摘要 The present invention provides an apparatus for reporting errors in data stored in a memory apparatus of a data processor, comprising: first means for storing multiple digital first signals; second means for storing said multiple digital first signals and adapted for storing at least one digital second signal; third means for transmitting said multiple digital first signals substantially from said first means to said second means; fourth means for providing said at least one digital second signal, in the course of the transmitting of said first signals by said third means, in response to an occurrence of one or more errors in one or more of said multiple digital first signals; fifth means for transmitting said multiple digital first signals substantially from said second means to said first means; and sixth means adapted for receiving said at least one digital second signal in the course of the transmitting of said multiple digital first signals by said fifth means and for providing at least one third signal in response to an occurrence of said at least one digital second signal. ECC codes are generated and applied over a plurality of distinct checking blocks in each flow of data in order to minimize delays in the move-in data path, and bypass data paths are provided such that a flow may bypass all error checking and correcting circuitry and cacheing apparatus between the main storage array and the CPU.
申请公布号 US4852100(A) 申请公布日期 1989.07.25
申请号 US19870061847 申请日期 1987.06.11
申请人 AMDAHL CORPORATION 发明人 CHRISTENSEN, HAROLD F.;THOMAS, JEFFREY A.;ISOZAKI, JEFFREY;PETOLINO, JOSEPH A.
分类号 G06F11/07;G06F11/10;G06F12/00 主分类号 G06F11/07
代理机构 代理人
主权项
地址