发明名称 CLOCK GENERATING CIRCUIT
摘要 PURPOSE:To generate a clock whose frequency is not 1/2n without varying the frequency of an original oscillator, by providing a gate circuit which controls the passing of a part of an original clock between stages of a frequency divider. CONSTITUTION:The output CLK of the original clock oscillator is inhibited from passing through a logical arithmetic circuit G2 during a period TH wherein the output OT1 of the 1st-stage frequency divider FF1 and the output OT2 of the 2nd-stage frequency divider FF2 are both at level H. Namely, the clock is frequency-divided to a half the original clock at the terminal of output OT1, and then divided to a quarter at the terminal output OT2, so one of four original clocks is cut off by the output of the arithmetic circuit G2. Further, the following stage FF3 performs 1/2 frequency division to obtain an output OT3 and an FF4 further performs 1/2 frequency division, so the duty ratio of the waveform approximates to 50% gradually, the clock is used suitably.
申请公布号 JPS595749(A) 申请公布日期 1984.01.12
申请号 JP19820113790 申请日期 1982.06.30
申请人 FUJITSU KK 发明人 TSUFUKU SEIJI;OGATA YUUSUKE;MATSUYAMA HIROSHI;NARA TAKASHI
分类号 H03K23/64;H03K23/66 主分类号 H03K23/64
代理机构 代理人
主权项
地址