发明名称 PULSEEWIDTH*PUSLEEPERIOD CONVERTER CIRCUIT
摘要 PURPOSE:To obtain an inexpensive and practical circuit by combining a dividing circuit and multiplier circuit together and by composing the divider circuit of a shift register. CONSTITUTION:In Nd divider circuit 14 composed of a shift register, input data Din supplied from input terminal 11 at frequency (f1) and timing of input clock CLin has its rise phase shifted at frequency f1/Nd 1/f1 by 1/f1, and is supplied to buffer memory 13 as read pulses phi1, phi2 of the pulse width multiplied by Nd, which are read out at the same timing as that when the input is divided. On the other hand, the output of Nd divider circuit 14 is multiplied by Nn to form output clock CLout. Then, the output is divided by Nn again in Nn divider circuit 16 to generate read-out pulses phi1, phi2 . Although the repetitive frequency of pulses phi1, phi2 is f1/Nd, the pulse width is Nd X Nn X 1/f1 and the rise phase is shifted Nd/Nn X 1/f1 by Nd/Nn X 1/f1. Input data Din from buffer memory 13 and input Data Din from the AND circuit are sampled through AND circuit 17-1, etc., and sent out from output Q of D-FF19 through the OR circuit.
申请公布号 JPS54100651(A) 申请公布日期 1979.08.08
申请号 JP19780006709 申请日期 1978.01.26
申请人 FUJITSU LTD 发明人 KATOU TOSHIROU;OKINO TAKAYUKI;SHIMOI KOUICHI
分类号 H03K3/78;G06F7/62;H03K5/00;H03K21/00;H03K21/02;H03K23/00;H03K23/40 主分类号 H03K3/78
代理机构 代理人
主权项
地址