发明名称 Method of fabricating a MIS transistor
摘要 A CMIS transistor suitable for device miniaturization, elimination of degradation of operational characteristics by hot carrier effect, and elimination of decrease of threshold voltage caused by short channel effect, includes a laterally spreading N-type diffusion region having an impurity concentration level higher than P-type and N-type wells but lower than source and drain regions, such that the N-type diffusion region extends laterally into a part located immediately below an edge of an insulating gate and has a depth smaller than a depth of the source and drain regions. The device is thereby capable of increasing the width of depletion layer at the bottom of the source and drain regions while maintaining effectiveness as a punch-thorough stopper. Thereby, the junction capacitance at the source and drain regions is reduced and the operational speed of the device improved in the P-channel transistor part in the device. In the N-channel transistor part, an effective suppression of punch-through is achieved because of the small diffusion depth of the N-type diffusion region. Thereby, the decrease of threshold voltage caused by the short channel effect is effectively eliminated even when the gate length of the transistor is reduced.
申请公布号 US5753556(A) 申请公布日期 1998.05.19
申请号 US19960623837 申请日期 1996.03.29
申请人 NIPPONDENSO CO., LTD. 发明人 KATADA, MITSUTAKA;MURAMOTO, HIDETOSHI;FUJINO, SEIJI;HATTORI, TADASHI;ABE, KATSUNORI
分类号 H01L21/8238;H01L27/092;(IPC1-7):H01L21/336 主分类号 H01L21/8238
代理机构 代理人
主权项
地址