发明名称 Distortion tolerant clock and data recovery
摘要 A system can include a phase detector configured to generate a phase error signal indicating a phase error of an input signal compared to an output signal and a first filter coupled to the phase detector and configured to generate a first control signal derived from the phase error signal. The system can include a pattern error detector configured to generate a pattern error signal specifying a pattern error of the input signal compared to the output signal and a second filter coupled to the pattern error detector and configured to generate a second control signal derived from the pattern error signal. The system further can include a controlled oscillator coupled to the first filter and the second filter, wherein the controlled oscillator is configured to generate the output signal responsive to the first control signal, the second control signal, and a center frequency signal.
申请公布号 US8724764(B2) 申请公布日期 2014.05.13
申请号 US201213484236 申请日期 2012.05.30
申请人 GUASTI GIOVANNI;NOVELLINI PAOLO;XILINX, INC. 发明人 GUASTI GIOVANNI;NOVELLINI PAOLO
分类号 H03D3/24;H03K5/01;H04L7/00;H04L7/02;H04L7/033 主分类号 H03D3/24
代理机构 代理人
主权项
地址
您可能感兴趣的专利