发明名称 Bandwidth efficient instruction-driven multiplication engine
摘要 Multiplication engines and multiplication methods are provided for a digital processor. A multiplication engine includes multipliers, each receiving a first operand and a second operand; a local operand register having locations to hold the first operands for respective multipliers; a first operand bus coupled to the local operand register to supply the first operands from a compute register file to the local operand register; a second operand bus coupled to the plurality of multipliers to supply one or more of the second operands from the compute register file to respective multipliers; and a control unit responsive to a digital processor instruction to supply the first operands from the local operand register to respective multipliers, to supply the second operands from the compute register file to respective multipliers on the second operand bus and to multiply the first operands by the respective second operands in the respective multipliers, wherein one or more of the first operands in the local operand register are reused by the multipliers in two or more multiplication operations.
申请公布号 US8589469(B2) 申请公布日期 2013.11.19
申请号 US20080008334 申请日期 2008.01.10
申请人 OLOFSSON ANDREAS D.;YANOVITCH BARUCH;ANALOG DEVICES TECHNOLOGY 发明人 OLOFSSON ANDREAS D.;YANOVITCH BARUCH
分类号 G06F7/52 主分类号 G06F7/52
代理机构 代理人
主权项
地址