发明名称 VERIFICATION APPARATUS
摘要 A design verification apparatus for a semiconductor device includes: a storage for storing layout information of the semiconductor device, the layout information including information of interconnection regions and a via regions; and a controller for dividing the interconnection regions into wire regions and cross regions, the cross regions corresponding to the via regions, respectively, the wire regions extending between the cross regions, respectively, and extracting at least one of the wire regions as a candidate having a potential risk of future disconnection defect on the basis of the length of the wire regions.
申请公布号 US2010235796(A1) 申请公布日期 2010.09.16
申请号 US20100715562 申请日期 2010.03.02
申请人 FUJITSU MICROELECTRONICS LIMITED 发明人 KOIZUMI RYOJI;TANEFUSA YUSUKE
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址