发明名称 Delay Stage-Interweaved Analog DLL/PLL
摘要 A methodology is disclosed that enables the delay stages of an analog delay locked loop (DLL) or phase locked loop (PLL) to be programmed according to the operating condition, which may depend on the frequency of the input reference clock. The resulting optimized delay stages allow for a broad frequency range of operation, fast locking time over a wide range of input clock frequencies, and a lower current consumption at high clock frequencies. Better performance is achieved by allowing the number of analog delay stages active during a given operation to be flexibly set. The deactivation or turning off of unused delay stages conserves power at higher frequencies. The high frequency range of operation is increased by using a flexible number of delay stages for various input clock frequencies. Because of the rules governing abstracts, this abstract should not be used to construe the claims.
申请公布号 US2009066379(A1) 申请公布日期 2009.03.12
申请号 US20080252618 申请日期 2008.10.16
申请人 MICRON TECHNOLOGY, INC. 发明人 KIM KANG YONG;CHOI DONG MYUNG
分类号 H03L7/06;H03L7/00 主分类号 H03L7/06
代理机构 代理人
主权项
地址