发明名称 Arithmetic logic unit over finite field GF(2m)
摘要 Disclosed herein is an arithmetic logic unit over a finite field GF(2<SUP>m</SUP>). Arithmetic logic units consistent with the present invention are disclosed as implemented using a division algorithm based on a binary greatest common divisor algorithm and a Most Significant Bit-first multiplication algorithm. The arithmetic logic unit can perform both a multiplication and a division using shared logic. Since the arithmetic logic unit has no limitations in the selection of an irreducible polynomial, and it is very regular and easily formed as a module, the arithmetic logic unit of the present invention has high expansibility and flexibility with respect to the size m of a field. Further, since the arithmetic logic unit of the present invention can perform a multiplication and a division using shared logic, it is very suitable to implement an encryption system for application products requiring a small size, such as smart cards or wireless communication devices.
申请公布号 US7260594(B2) 申请公布日期 2007.08.21
申请号 US20040771592 申请日期 2004.02.03
申请人 HONG CHUN PYO;KIM CHANGHOON 发明人 HONG CHUN PYO;KIM CHANGHOON
分类号 G06F7/52;G06F7/72;G06F7/00;G06F7/32;G06F15/00;H03M13/01 主分类号 G06F7/52
代理机构 代理人
主权项
地址