发明名称 Dummy layer diode structures for esd protection
摘要 Described are structures for a device with a controllable dummy layer which can provide a low controllable trigger voltage and can be used as a first triggered device in ESD protection networks. A controllable dummy layer diode is provided which is structured as a butting diode with a dummy polysilicon layer above the butting region. The dummy polysilicon layer functions as an STI block to remove the STI between the n+ and p+ regions of the diode. In one embodiment the diode has the function of a controllable gate with a punchthrough-like-trigger, in which a capacitor-couple circuit couples a portion of the ESD voltage into the gate of the diode to provide a gate voltage. By changing the channel length under the gate of the diode as well as the gate voltage, the reverse-biased voltage of the diode is readily adjusted to a predetermined level. In a second embodiment the p+ region of the diode overlaps the n+ region turning the diode into a zener diode. The low doping channel region under the dummy polysilicon layer functions as a channel stopper and suppresses the occurrence of the leakage current caused by the zener diode. The adjustment of the channel stopper length and the controllable gate voltage enables the controlling of a zener voltage. When ESD stress is present at the integrated circuit pad the diode, of either type goes into a controllable voltage level breakdown. Fig 3a
申请公布号 SG128475(A1) 申请公布日期 2007.01.30
申请号 SG20040005659 申请日期 2001.03.21
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 CAI JUN;LO KENG FOO
分类号 H01L21/8234;H01L23/62;H01L27/02 主分类号 H01L21/8234
代理机构 代理人
主权项
地址