发明名称 Semiconductor wafer and manufacturing method therefor
摘要 A plurality of IC regions are formed on a semiconductor wafer, which is cut into individual chips incorporating ICs, wherein wiring layers and insulating layers are sequentially formed on a silicon substrate. In order to reduce height differences between ICs and scribing lines, a planar insulating layer is formed to cover the overall surface with respect to ICs, seal rings, and scribing lines. In order to avoid occurrence of breaks and failures in ICs, openings are formed to partially etch insulating layers in a step-like manner so that walls thereof are each slanted by prescribed angles ranging from 20° to 80°. For example, a first opening is formed with respect to a thin-film element section, and a second opening is formed with respect to an external-terminal connection pad.
申请公布号 US2005218501(A1) 申请公布日期 2005.10.06
申请号 US20050088969 申请日期 2005.03.24
申请人 NAITO HIROSHI 发明人 NAITO HIROSHI
分类号 H01L21/00;H01L21/4763;H01L21/768;H01L21/78;H01L23/00;H01L23/12;H01L23/58;H01L27/00;H01L43/08;H01L43/12;(IPC1-7):H01L23/12;H01L21/476 主分类号 H01L21/00
代理机构 代理人
主权项
地址