发明名称 Parallel data bus with bit position encoded on the clock wire
摘要 A system and method for transmitting parallel data from a source to a destination over a plurality of high speed serial lines operates reliably even in the presence of data skew. The high speed data transmission system includes a protocol generator, a de-skew circuit, and a plurality of high speed serial lines coupled between the protocol generator and the de-skew circuit. Respective serial representations of parallel data words are transmitted to the destination over a plurality of serial data lines, and a clock signal is transmitted to the destination over a clock line in parallel with the serial data lines. The clock signal has at least one data bit of each parallel data word encoded thereon. The de-skew circuit aligns regenerated parallel data words using the respective data bits encoded on the clock signal to eliminate skew among the data bits, and regenerates the parallel data from the aligned parallel data words.
申请公布号 US6889272(B1) 申请公布日期 2005.05.03
申请号 US20010016540 申请日期 2001.10.26
申请人 APPLIED MICRO CIRCUITS CORPORATION 发明人 BOXER LAWRENCE AARON;CASTAGNOZZI DAN
分类号 G06F13/38;H04L7/00;H04L7/02;H04L25/14;(IPC1-7):G06F13/38 主分类号 G06F13/38
代理机构 代理人
主权项
地址