发明名称 Clock recovery unit which uses a detected frequency difference signal to help establish phase lock between a transmitted data signal and a recovered clock signal
摘要 A clock recovery unit is used to recover a clock signal from a transmitted data signal. The clock recovery unit includes a phase locked loop (PLL) circuit and a frequency detection circuit. The frequency detection circuit includes a digital phase tracking circuit (DPTC), which uses a rotational phase shifter to shift phase of a variable clock signal from a voltage controlled oscillator in the PLL circuit, in discrete amounts from 0 to 360 degrees, depending on a digital input code provided by a digital accumulator, which receives up or down count signals from a phase comparator. The shifted variable clock signal is provided to a phase/frequency detector, which provides an output to a glitch suppressor to suppress small phase differences prior to providing the output to the PLL circuit. When the frequency difference between the variable clock signal and the reference clock signal is large, the phase/frequency detector drives the frequency in the correct direction. When the frequency difference is small, the DPTC keeps the phase of the shifted variable clock signal aligned to the phase of the reference clock signal.
申请公布号 US6738922(B1) 申请公布日期 2004.05.18
申请号 US20000680679 申请日期 2000.10.06
申请人 VITESSE SEMICONDUCTOR CORPORATION 发明人 WARWAR GREG;COE TIM
分类号 H03L7/113;H03L7/07;H03L7/081;H03L7/087;H03L7/14;H04L7/00;H04L7/033;(IPC1-7):G06F1/04 主分类号 H03L7/113
代理机构 代理人
主权项
地址
您可能感兴趣的专利